```
// 4-STAGE PIPELINED PROCESSOR //
module Pipelined_Processor(clk, reset);
  input clk, reset;
  reg [31:0] PC;
  reg [31:0] InstructionMemory [0:15];
  reg [31:0] DataMemory [0:15];
  reg [31:0] RegisterFile [0:7];
  // Pipeline registers
  reg [31:0] IF_ID_IR;
  reg [31:0] ID_EX_A, ID_EX_B, ID_EX_IR;
  reg [31:0] EX_WB_IR, EX_WB_ALUOUT;
  reg [31:0] EX_WB_LMD;
  wire [5:0] opcode;
  assign opcode = IF_ID_IR[31:26];
  // Stage 1: Instruction Fetch
  always @(posedge clk or posedge reset)
  begin
    if (reset) begin
      PC <= 0;
      IF_ID_IR <= 0;</pre>
    end else begin
      IF_ID_IR <= InstructionMemory[PC];</pre>
      PC \leftarrow PC + 1;
    end
  end
  // Stage 2: Instruction Decode
  always @(posedge clk)
  begin
    ID_EX_IR <= IF_ID_IR;</pre>
    ID_EX_A <= RegisterFile[IF_ID_IR[25:21]];</pre>
    ID_EX_B <= RegisterFile[IF_ID_IR[20:16]];</pre>
  end
  // Stage 3: Execute
  reg [31:0] ALUOut;
  always @(posedge clk)
  begin
    EX_WB_IR <= ID_EX_IR;
    case (ID_EX_IR[31:26])
     6'b000000: // ADD
```

```
ALUOut <= ID_EX_A + ID_EX_B;
      6'b000001: // SUB
        ALUOut <= ID_EX_A - ID_EX_B;
      6'b000010: // LOAD
        ALUOut <= DataMemory[ID_EX_IR[15:0]]; // Load from
memory
      default:
        ALUOut <= 0;
    endcase
    EX_WB_ALUOUT <= ALUOut;</pre>
    EX_WB_LMD <= ALUOut;</pre>
  end
  // Stage 4: Write Back
  always @(posedge clk)
  begin
    case (EX_WB_IR[31:26])
      6'b000000: RegisterFile[EX_WB_IR[15:11]] <=
EX WB ALUOUT; // ADD
      6'b000001: RegisterFile[EX_WB_IR[15:11]] <=
EX_WB_ALUOUT; // SUB
      6'b000010: RegisterFile[EX_WB_IR[20:16]] <=
             // LOAD
EX WB LMD;
    endcase
  end
  // Program Initialization
  initial begin
    // Data Memory
    DataMemory[0] = 10;
    DataMemory[1] = 20;
    // Register file init
    RegisterFile[1] = 0;
    RegisterFile[2] = 0;
    RegisterFile[3] = 0;
    RegisterFile[4] = 0;
    // Instruction Memory
    // Opcode, Rs, Rt, Rd fields
    // Format: opcode(6) Rs(5) Rt(5) Rd(5) immediate(11)
    InstructionMemory[0] =
32'b000010_00000_00001_000000000000000; // LOAD R1, 0
    InstructionMemory[1] =
32'b000010_00000_00010_00000000000001; // LOAD R2, 1
    InstructionMemory[2] =
R2
    InstructionMemory[3] =
32'b000001_00010_00001_00100_00000000000; // SUB R4 = R2 -
R1
  end
```

```
//===========
 // Monitor Output
 //===========
 always @(posedge clk)
 begin
   $display("Time=%0t | PC=%0d | R1=%0d | R2=%0d | R3=%0d
| R4=%0d",
            $time, PC, RegisterFile[1], RegisterFile[2],
RegisterFile[3], RegisterFile[4]);
 end
endmodule
//========//
11
        TESTBENCH
//========//
module TB_Pipelined_Processor;
 reg clk, reset;
 Pipelined_Processor cpu(clk, reset);
 initial begin
   clk = 0;
   reset = 1;
   #5 reset = 0;
 end
 always #5 clk = \simclk;
 initial begin
   #80 $finish;
 end
endmodule
```

```
Time=10 | PC=1 | R1=0 | R2=0 | R3=0 | R4=0
Time=20 | PC=2 | R1=10 | R2=0 | R3=0 | R4=0
Time=30 | PC=3 | R1=10 | R2=20 | R3=0 | R4=0
Time=40 | PC=4 | R1=10 | R2=20 | R3=30 | R4=0
Time=50 | PC=5 | R1=10 | R2=20 | R3=30 | R4=10
```

```
Verilog
// pipeline4_debug.v
`timescale 1ns/1ps
// Simple Register File
module regfile(
    input clk,
    input we,
    input [4:0] ra1, ra2, wa,
    input [31:0] wd,
    output [31:0] rd1, rd2
);
    reg [31:0] rf [0:31];
    integer i;
    initial begin
        for (i=0;i<32;i=i+1) rf[i]=0;
    assign rd1 = (ra1==0) ? 32'b0 : rf[ra1];
    assign rd2 = (ra2==0) ? 32'b0 : rf[ra2];
    always @(posedge clk) begin
        if (we && (wa != 0)) rf[wa] <= wd;
    end
endmodule
// Instruction Memory (small)
module instr_mem(
    input [31:0] addr,
    output [31:0] instr
);
    reg [31:0] rom [0:63];
    initial begin
        // word-addressed: rom[0] -> PC=0, rom[1] -> PC=4
etc (we use PC/4 indexing)
        // Program:
        // lw r1, 0(r0) // r1 <- 10
        // NOPs...
        rom[0] =
32'b100011_00000_00001_000000000000000; // lw r1,0(r0)
        rom[1] =
32'b100011_00000_00010_000000000000100; // lw r2,4(r0)
        rom[2] =
        rom[3] =
        rom[4] =
```

```
rom[5] =
32'b000000 00000 00000 00000 00000 000000; // nop
        // rest zeros
        integer i;
        for(i=6;i<64;i=i+1) rom[i]=32'b0;
    end
    assign instr = rom[addr[31:2]]; // assume PC is byte
endmodule
// Data Memory (simple read/write)
module data_mem(
    input clk,
    input we,
    input [31:0] addr,
    input [31:0] wd,
    output [31:0] rd
);
    reg [31:0] ram [0:63];
    integer i;
    initial begin
        for (i=0;i<64;i=i+1) ram[i]=0;
        ram[0] = 32'd10; // mem[0]
        ram[1] = 32'd20; // mem[1]
    end
    assign rd = ram[addr[31:2]];
    always @(posedge clk) begin
        if (we) ram[addr[31:2]] <= wd;</pre>
    end
endmodule
// ALU: add/sub
module alu(
    input [31:0] a, b,
    input [1:0] op, // 00 add, 01 sub
    output reg [31:0] y
);
    always @(*) begin
        case(op)
            2'b00: y = a + b;
            2'b01: y = a - b;
            default: y = 32'b0;
        endcase
    end
endmodule
// 4-stage pipelined CPU
module cpu4_debug (
    input clk,
    input rst
```

```
);
    // Program counter (byte address)
    reg [31:0] pc;
    wire [31:0] instr_if;
    instr_mem imem(.addr(pc), .instr(instr_if));
    // IF/ID pipeline registers
    reg [31:0] IFID_instr;
    reg [31:0] IFID_pc;
    // ID stage decode wires
    wire [5:0] id_opcode = IFID_instr[31:26];
    wire [4:0] id_rs = IFID_instr[25:21];
    wire [4:0] id_rt = IFID_instr[20:16];
    wire [4:0] id_rd = IFID_instr[15:11];
    wire [15:0] id_imm = IFID_instr[15:0];
    // Register file
    wire [31:0] rf_rd1, rf_rd2;
    regfile
rf(.clk(clk), .we(wb_reg_write), .ra1(id_rs), .ra2(id_rt),
 .wa(wb_rd), .wd(wb_wd), .rd1(rf_rd1), .rd2(rf_rd2));
    // ID/EX pipeline registers
    reg [31:0] IDEX_pc;
    reg [31:0] IDEX_rd1, IDEX_rd2;
    reg [4:0] IDEX_rs, IDEX_rt, IDEX_rd;
    reg IDEX_isR, IDEX_isLW;
    reg [1:0] IDEX_aluop;
    reg [31:0] IDEX_imm_se;
    // EX stage wires
   wire [31:0] ex_alu_in1;
    wire [31:0] ex_alu_in2_pre;
   wire [31:0] ex_alu_in2;
   wire [31:0] alu_out;
    // Simple WB->EX forwarding: if WB will write to a reg
used by EX, forward wb_wd
    wire forwardA = (wb_reg_write && (wb_rd != 0) &&
(wb_rd == IDEX_rs));
   wire forwardB = (wb_reg_write && (wb_rd != 0) &&
(wb_rd == IDEX_rt));
    assign ex_alu_in1 = forwardA ? wb_wd : IDEX_rd1;
    assign ex_alu_in2_pre = forwardB ? wb_wd : IDEX_rd2;
    // if LW: use sign-extended immediate as second ALU
input for address calc
    assign ex_alu_in2 = IDEX_isLW ? IDEX_imm_se :
ex_alu_in2_pre;
    alu
alu0(.a(ex_alu_in1), .b(ex_alu_in2), .op(IDEX_aluop), .y(a
lu_out));
    // Data memory (reads in EX stage for simplicity)
    wire [31:0] data_rd;
```

```
data_mem dmem(.clk(clk), .we(1'b0 /* no store in this
demo
*/), .addr(alu_out), .wd(ex_alu_in2_pre), .rd(data_rd));
    // EX/WB pipeline registers
    reg [31:0] EXWB_alu;
    reg [31:0] EXWB_memrd;
    reg [4:0] EXWB_dest;
    reg EXWB_isLW;
    reg EXWB_reg_write;
    // WB wires
    wire [31:0] wb_wd = EXWB_isLW ? EXWB_memrd : EXWB_alu;
    wire [4:0] wb_rd = EXWB_dest;
    wire wb_reg_write = EXWB_reg_write;
    // Hazard detection: load-use hazard (simple case)
    wire load use hazard = IDEX isLW && ((IDEX_rt ==
id_rs) || (IDEX_rt == id_rt)) && (IFID_instr != 32'b0);
    // Control signals generation (combinational based on
IF/ID.instr)
    reg ctrl_isR, ctrl_isLW;
    reg [1:0] ctrl_aluop;
    always @(*) begin
        ctrl_isR = 0; ctrl_isLW = 0; ctrl_aluop = 2'b00;
        if (IFID instr == 32'b0) begin
            ctrl_isR = 0; ctrl_isLW = 0; ctrl_aluop =
2'b00;
        end else begin
            case (id_opcode)
                6'b000000: begin // R-type
                    ctrl_isR = 1;
                    case (IFID_instr[5:0])
                        6'b100000: ctrl_aluop = 2'b00; //
ADD
                        6'b100010: ctrl_aluop = 2'b01; //
                        default: ctrl_aluop = 2'b00;
                    endcase
                end
                6'b100011: begin // lw
                    ctrl_isLW = 1;
                    ctrl_aluop = 2'b00; // add base+imm
                end
                default: begin
                    ctrl_isR = 0; ctrl_isLW = 0;
ctrl_aluop = 2'b00;
                end
            endcase
        end
    end
    // sign-extend immediate (combinational)
    wire [31:0] imm_se = {{16{IFID_instr[15]}}},
IFID_instr[15:0]};
```

```
// -----
    // Pipeline register updates
    always @(posedge clk or posedge rst) begin
         if (rst) begin
             pc \le 0;
             IFID_instr <= 32'b0; IFID_pc <= 32'b0;</pre>
             IDEX_pc <= 0; IDEX_rd1 <= 0; IDEX_rd2 <= 0;</pre>
             IDEX_rs <= 0; IDEX_rt <= 0; IDEX_rd <= 0;</pre>
             IDEX_isR <= 0; IDEX_isLW <= 0; IDEX_aluop <=</pre>
0; IDEX_imm_se <= 0;</pre>
             EXWB alu <= 0; EXWB memrd <= 0; EXWB dest <=
0; EXWB_isLW <= 0; EXWB_reg_write <= 0;</pre>
         end else begin
             // IF stage: if hazard -> stall PC and IF/ID
(insert bubble into ID/EX)
             if (!load_use_hazard) begin
                  IFID_instr <= instr_if;</pre>
                  IFID_pc <= pc;</pre>
                  pc \le pc + 4;
             end else begin
                  // hold IFID and pc (stall)
                  IFID_instr <= IFID_instr;</pre>
                  IFID_pc <= IFID_pc;</pre>
                  pc <= pc; // hold</pre>
             end
             // ID -> IDEX
             if (load_use_hazard) begin
                  // insert bubble into IDEX
                  IDEX_pc <= 0;</pre>
                  IDEX_rd1 <= 0; IDEX_rd2 <= 0;</pre>
                  IDEX_rs <= 0; IDEX_rt <= 0; IDEX_rd <= 0;</pre>
                  IDEX_isR <= 0; IDEX_isLW <= 0; IDEX_aluop</pre>
                  IDEX_imm_se <= 0;</pre>
             end else begin
                  IDEX_pc <= IFID_pc;</pre>
                  IDEX_rd1 <= rf_rd1;
                  IDEX_rd2 <= rf_rd2;</pre>
                  IDEX_rs <= id_rs;</pre>
                  IDEX_rt <= id_rt;</pre>
                  IDEX_rd <= id_rd;</pre>
                  IDEX_isR <= ctrl_isR;</pre>
                  IDEX_isLW <= ctrl_isLW;</pre>
                  IDEX_aluop <= ctrl_aluop;</pre>
                  IDEX_imm_se <= imm_se;</pre>
             end
             // EX -> EXWB
             EXWB_alu <= alu_out;
             EXWB_memrd <= data_rd;</pre>
             EXWB_isLW <= IDEX_isLW;
             EXWB_dest <= (IDEX_isR ? IDEX_rd : IDEX_rt);</pre>
             EXWB_reg_write <= (IDEX_isR | IDEX_isLW);</pre>
         end
    end
```

```
// For observability: print per-cycle status (after
posedge updates)
    // Use small delay (#1) to show new latched values
    always @(posedge clk) begin
        #1:
$display("----
        $display("Time=%0t | PC=%0d", $time, pc);
        $display("IF stage: fetched instr = 0x%h",
instr_if);
        $display("IF/ID: instr=0x%h pc=%0d", IFID_instr,
IFID pc);
        $display("ID stage: opcode=0x%0h rs=%0d rt=%0d
rd=%0d imm=0x%h", id_opcode, id_rs, id_rt, id_rd, id_imm);
        $display("ID: rf_rd1=%0d rf_rd2=%0d ctrl_isR=%0b
ctrl_isLW=%0b aluop=%0b", rf_rd1, rf_rd2, ctrl_isR,
ctrl_isLW, ctrl_aluop);
        $display("ID/EX: pc=%0d rs=%0d rt=%0d rd=%0d
                 IDEX_pc, IDEX_rs, IDEX_rt, IDEX_rd,
IDEX_rd1, IDEX_rd2, IDEX_isR, IDEX_isLW, IDEX_aluop,
IDEX_imm_se);
        $display("EX stage: alu_in1=%0d alu_in2=%0d
                 ex_alu_in1, ex_alu_in2, alu_out,
forwardA, forwardB);
        $display("Data mem read (if load) = %0d",
data_rd);
        $display("EX/WB: alu=%0d memrd=%0d dest=%0d
isLW=%0b will_write=%0b", EXWB_alu, EXWB_memrd, EXWB_dest,
EXWB_isLW, EXWB_reg_write);
        $display("WB stage: will write reg %0d with data
%0d (if write=%0b)", wb_rd, wb_wd, wb_reg_write);
        // Print a few registers for convenience
        $display("Registers r0..r6: r0=%0d r1=%0d r2=%0d
                 rf.rf[0], rf.rf[1], rf.rf[2], rf.rf[3],
rf.rf[4], rf.rf[5], rf.rf[6]);
    end
endmodule
```

```
// Testbench
module tb;
   reg clk, rst;
   cpu4_debug cpu(.clk(clk), .rst(rst));
    initial begin
        clk = 0; rst = 1;
        #12 rst = 0; // release reset after a few ns
        #400 $finish; // run long enough
    end
    always #5 clk = ~clk; // 10 ns period
    // Waveform dump
    initial begin
        $dumpfile("pipeline4_debug.vcd");
        $dumpvars(0, tb);
    end
endmodule
```